## **Microprogramming** What are the "microinstructions"? #### **Microprogramming** - A specification methodology - appropriate if hundreds of opcodes, modes, cycles, etc. - signals specified symbolically using microinstructions | Label | ALU<br>control | SRC1 | SRC2 | Register control | Memory | PCWrite control | Sequencing | |----------|----------------|------|---------|------------------|-----------|-----------------|------------| | Fetch | Add | PC | 4 | COILLIOI | Read PC | ALU | Sea | | | Add | PC | Extshft | Read | 1.000. | , | Dispatch 1 | | Mem1 | Add | Α | Extend | | | | Dispatch 2 | | LW2 | | | | | Read ALU | | Sea | | | | | | Write MDR | | | Fetch | | SW2 | | | | | Write ALU | | Fetch | | Rformat1 | Func code | Α | В | | | | Seq | | | | | | Write ALU | | | Fetch | | BEQ1 | Subt | Α | В | | | ALUOut-cond | Fetch | | JUMP1 | | | | | | Jump address | Fetch | - Will two implementations of the same architecture have the same microcode? - What would a microassembler do? ### **Microinstruction format** | Field name | Value | Signals active | Comment | | | |------------------|-----------------------|-----------------------------|-----------------------------------------------------------------------------------------|--|--| | | Add | ALUOp = 00 | Cause the ALU to add. | | | | ALU control | Subt | ALUOp = 01 | Cause the ALU to subtract; this implements the compare for | | | | | | | branches. | | | | | Func code | ALUOp = 10 | Use the instruction's function code to determine ALU control. | | | | SRC1 | PC | ALUSrcA = 0 | Use the PC as the first ALU input. | | | | | A | ALUSrcA = 1 | Register A is the first ALU input. | | | | SRC2 | В | ALUSrcB = 00 | Register B is the second ALU input. | | | | | 4 | ALUSrcB = 01 | Use 4 as the second ALU input. | | | | | Extend | ALUSrcB = 10 | Use output of the sign extension unit as the second ALU input. | | | | | Extshft | ALUSrcB = 11 | Use the output of the shift-by-two unit as the second ALU input. | | | | | Read | | Read two registers using the rs and rt fields of the IR as the register | | | | | | | numbers and putting the data into registers A and B. | | | | | Write ALU | RegWrite, | Write a register using the rd field of the IR as the register number and | | | | Register | | RegDst = 1, | the contents of the ALUOut as the data. | | | | control | | MemtoReg = 0 | | | | | | Write MDR | RegWrite, | Write a register using the rt field of the IR as the register number and | | | | | | RegDst = 0, | the contents of the MDR as the data. | | | | | | MemtoReg = 1 | | | | | | Read PC | MemRead, | Read memory using the PC as address; write result into IR (and | | | | | | lorD = 0 | the MDR). | | | | Memory | Read ALU | MemRead, | Read memory using the ALUOut as address; write result into MDR. | | | | | | lorD = 1 | | | | | | Write ALU | MemWrite, | Write memory using the ALUOut as address, contents of B as the | | | | PC write control | | lorD = 1 | data. | | | | | ALU | PCSource = 00 | Write the output of the ALU into the PC. | | | | | ALLIQuit a sus d | PCWrite | If the Zees subset of the All I is selfine united the DO with the sentents | | | | | ALUOut-cond | PCSource = 01, | If the Zero output of the ALU is active, write the PC with the contents | | | | | | PCWriteCond | of the register ALUOut. | | | | | jump address | PCSource = 10, | Write the PC with the jump address from the instruction. | | | | Sequencing | Sea | PCWrite<br>AddrCtl = 11 | Choose the next microinstruction sequentially. | | | | | Seq<br>Fetch | AddrCtI = 11 $AddrCtI = 00$ | • • | | | | | Dispatch 1 | AddrCtl = 00 | Go to the first microinstruction to begin a new instruction. Dispatch using the ROM 1. | | | | | Dispatch 1 Dispatch 2 | AddrCtI = 01 $AddrCtI = 10$ | Dispatch using the ROM 2. | | | | | DISDAICH Z | MudiCii = 10 | Dispatch using the NOW 2. | | | ### Maximally vs. Minimally Encoded - No encoding: - 1 bit for each datapath operation - faster, requires more memory (logic) - used for Vax 780 an astonishing 400K of memory! - Lots of encoding: - send the microinstructions through logic to get control signals - uses less memory, slower - Historical context of CISC: - Too much logic to put on a single chip with everything else - Use a ROM (or even RAM) to hold the microcode - It's easy to add new instructions #### Microcode: Trade-offs - Distinction between specification and implementation is sometimes blurred - Specification Advantages: - Easy to design and write - Design architecture and microcode in parallel - Implementation (off-chip ROM) Advantages - Easy to change since values are in memory - Can emulate other architectures - Can make use of internal registers - Implementation Disadvantages, SLOWER now that: - Control is implemented on same chip as processor - ROM is no longer faster than RAM - No need to go back and make changes # **The Big Picture**